## Semiconductor

## LM339 Quad Voltage Comparator

## QUAD VOLTAGE COMPARATORS

These comparators are designed for use in level detection, low–level sensing and memory applications in consumer automotive and industrial electronic applications.

## **FEATURES**

- Single or dual supplies
- Low Input Bias Current 25nA(Typ)
- Low Input Offset Voltage  $\pm 1.0$ mV(Typ)
- Low Input Offset Current  $\pm 5.0$ nA(Typ)
- Input common-mode voltage range to GND
- Output Compatible with TTL, MOS, and CMOS
- Low output saturation voltage 130mV(Typ)
   @ 4.0mA

## PIN ARRANGEMENT



## ABSOLUTE MAXIMUM RATINGS

| Item                                          | Symbol           | Rating             | Unit       |
|-----------------------------------------------|------------------|--------------------|------------|
| Power Supply Voltage                          | V <sub>cc</sub>  | +36 or <u>+</u> 18 | V          |
| Input Differential Voltage Range              | V <sub>IDR</sub> | 36                 | V          |
| Input Common Mode Voltage Range               | V <sub>ICR</sub> | -0.3 to +36        | V          |
| Output Short Circuit-to-Ground                | $I_{sc}$         | Continuous         | mA         |
| Power Dissipation @ 25°C<br>Derate above 25°C | $P_{D}$          | 1.0<br>8.0         | W<br>mW/°C |
| Operating Ambient Temperature Range           | $T_{A}$          | 0 to 70            | °C         |
| Storage Temperature Range                     | $T_{\rm s}$      | -65 to 150         | °C         |

Notes: 1. The max. output current may be as high as 20 mA, independent of the magnitude of  $V_{CC}$ , output short circuits to  $V_{CC}$  can cause excessive heating and eventual destruction.

- 2. This magnitude of input current will only occur if the leads are driven more negative than ground or the negative supply voltage. This is due to the input PNP collector base junction becoming forward biased, acting as an input clamp diode. There is also a lateral PNP parasitic transistor action which can cause the output voltage of the comparators to go to the  $V_{CC}$  voltage level (or ground if overdrive is large) during the time that an input is driven negative. This will not destroy the device when limited to the max rating and normal output states will recover when inputs become  $\geq$  ground or negative supply.
- 3. At output switch point, V  $_{o}$  = 1.4 Vdc, R $_{s}$  = 100  $\Omega$  with V $_{cc}$  from 5.0 Vdc to 30 Vdc, and over the full input common mode range (0V to V $_{cc}$  = -1.5V).
- 4. Due to the PNP transistor inputs, bias current will flow out of the inputs. This current is essentially constant, independent of the output state, therefore, no loading changes will exist on the input lines.
- 5. Response time is specified with a 100mV step and 5.0mV of overdrive. For larger signals, 300ns is typical.
- 6. Positive excursions of input voltage may exceed the power supply level. As long as one of the inputs remain within the common-mode range, the comparator will provide the proper output state.

## Semiconductor

## LM339 Quad Voltage Comparator

## ELECTRICAL CHARACTERISTICS

 $\overline{V_{CC}} = 5.0 V dc$ ,  $0^{\circ} C \le T_A \le 25^{\circ} C$  (unless otherwise noted)

| Item                                                        | Symbol                 | Min | Тур         | Max                        | Unit |
|-------------------------------------------------------------|------------------------|-----|-------------|----------------------------|------|
| Input Offset Voltage (3)                                    | V <sub>IO</sub>        |     |             |                            | mV   |
| $T_A = 25^{\circ}C$                                         | 10                     |     | +2.0        | +5.0                       |      |
| $T_{\Delta}^{A} = 0$ °C to 70°C                             |                        |     |             | +9.0                       |      |
| Input Bias Current (3,4)                                    | $I_{_{\mathrm{IB}}}$   |     |             |                            | nA   |
| $T_A = 25^{\circ}C$                                         |                        |     | 25          | 250                        |      |
| $T_A = 0$ °C to 70°C                                        |                        |     |             | 400                        |      |
| Input Offset Current (3)                                    | I <sub>IO</sub>        |     |             |                            | nA   |
| $T_A = 25^{\circ}C$                                         | 10                     |     | <u>+</u> 50 | <u>+</u> 50                |      |
| $T_{\Delta}^{A} = 0$ °C to 70°C                             |                        |     |             | ±150                       |      |
| Input Common Mode Voltage Range (6)                         | $V_{ICR}$              |     |             |                            | V    |
| $T_{\Lambda} = 25^{\circ}C$                                 | ick                    | 0   |             | $V_{cc}$ -1.5              |      |
| $T_{\Delta}^{A} = 0$ °C to 70°C                             |                        | 0   |             | $V_{\rm cc}^{\rm cc}$ -2.0 |      |
| Supply Current                                              | $I_{CC}$               |     |             | CC                         | mA   |
| $R_L = \infty$ , $T_A = 25^{\circ}C$                        | cc                     |     | 0.8         | 2.0                        |      |
| $R_L^L = \infty$ , $V_{CC}^A = 30 \text{Vdc}$               |                        |     |             |                            |      |
| Voltage Gain                                                | A <sub>VOL</sub>       |     | 200         |                            | V/mV |
| $R_{1} \ge 15K, V_{CC} = 15 \text{ Vdc}$                    | VOL                    |     |             |                            |      |
| Large Signal Response Time                                  |                        |     | 300         |                            | ns   |
| V1 = TTL Logic Swing.                                       |                        |     |             |                            |      |
| Vref = 1.4 Vdc                                              |                        |     |             |                            |      |
| VRL = 5.0  Vdc, RL = 5.1 K                                  |                        |     |             |                            |      |
| Response Time (6)                                           | t <sub>TLH</sub>       |     | 13          |                            | μs   |
| VRL = 5.0  Vdc, RL = 5.1 K                                  | ILH                    |     |             |                            | ·    |
| Output Sink Current                                         | $I_{_{\mathrm{Sink}}}$ | 6.0 | 16          |                            | mA   |
| $V1(-) \ge 1.0 \text{ Vdc}, V1(+) = 0 \text{ Vdc}$          | Silik                  |     |             |                            |      |
| Vo ≤ 1.5 Vdc                                                |                        |     |             |                            |      |
| Saturation Voltage                                          | $V_{_{\mathrm{SAT}}}$  |     |             |                            | mV   |
| $V1(-) \ge 1.0 \text{ Vdc}, V1(+) = 0 \text{ Vdc}$          | SAI                    |     | 130         | 400                        |      |
| $I_{Sink} \le 4.0 \text{ mA}, T_A = 25^{\circ}\text{C}$     |                        |     |             |                            |      |
| $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$                    |                        |     |             | 700                        |      |
| Output Leakage Current                                      | I <sub>OL</sub>        |     |             |                            | nA   |
| $V1(-) = 0 \text{ Vdc}, V1(+) \ge 1.0 \text{ Vdc}$          | OL.                    |     | 0.1         |                            |      |
| $V_0 = 5.0 \text{ Vdc}, T_{\Delta} = 25^{\circ}\text{C}$    |                        |     |             |                            |      |
| $V1(-) = 0 \text{ Vdc}, V1(+) \ge 1.0 \text{ Vdc}$          |                        |     |             | 1000                       |      |
| $Vo = 30 \text{ Vdc}, 0^{\circ}C \le T_{A} \le 70^{\circ}C$ |                        |     |             |                            |      |
| Input Differential Voltage (6)                              | V <sub>ID</sub>        |     |             | V <sub>CC</sub>            | V    |
| All Vin $\geq$ GND or V-Supply                              | ID                     |     |             | CC                         |      |
| $0^{\circ}\text{C} \le T_{\text{A}} \le 70^{\circ}\text{C}$ |                        |     |             |                            |      |
| — A—                                                        |                        |     |             |                            |      |



## LM339 Quad Voltage Comparator

### CIRCUIT SCHEMATIC

# (Diagram shown is for 1 comparator) VCC - Input - Input Output

Gnd

## NORMALIZED INPUT

# OFFSET VOLTAGE 1.40 1.20 1.20 1.00 0.80 -50 -25 0 25 50 75 100 125 Ambient Temperature (°C)

## **INPUT BIAS CURRENT**





## LM339 Quad Voltage Comparator

## APPLICATIONS INFORMATION

These dual comparators feature high gain, wide bandwidth characteristics. This gives the device oscillation tendencies if the outputs are capacitively coupled to the inputs via stray capacitance. This oscillation manifests itself during output transitions ( $V_{OL}$  to  $V_{OH}$ ). To alleviate this situation, input resistors <10 k $\Omega$  should be used.

The addition of positive feedback ( $<10\,\text{mV}$ ) is also recommended. It is good design practice to ground all unused pins. Differential input voltages may be larger than supply voltage without damaging the comparator's inputs. Voltages more negative than  $-0.3\,\text{V}$  should not be used.

## Zero Crossing Detector (Single Supply) R1 8.2 k 220 k 220 k R1 R2 15 k 10 M R3

D1 prevents input from going negative by more than 0.6 V.

R1 + R2 = R3  $R3 \le \frac{R5}{10} \text{ for small error in zero crossing.}$ 

## **Square Wave Oscillator**



## **Inverting Comparator With Hysteresis**



## $V_{H} = \frac{R1 / / R_{ref}}{R1 / / R_{ref} + R2} [V_{O(max)} - V_{O(min)}]$

R2 ➤ Rref / / R1

## Zero Crossing Detector (Split Supply)



 $V_{in(min)} \approx 0.4 \text{ V peak for } 1\% \text{ phase distortion } (\Delta\Theta).$ 

## **Driving Logic**



R<sub>S</sub> = Source Resistance R1 = R<sub>S</sub>

| Logic | Device      | V <sub>CC</sub><br>(V) | RL<br>kΩ |
|-------|-------------|------------------------|----------|
| CMOS  | 1/4 MC14001 | +15                    | 100      |
| TTL   | 1/4 MC7400  | +5.0                   | 10       |

## **Non-Inverting Comparator With Hysteresis**



 $R2 \approx R1 // R_{ref}$ Amount of Hysteresis V<sub>H</sub>  $V_{H} = \frac{R2}{R2 + R3} [(V_{O(max)} - V_{O(min)}]$